Mostrar o rexistro simple do ítem

dc.contributor.authorOsorio, Roberto
dc.contributor.authorDíaz Bruguera, Javier
dc.date.accessioned2018-07-11T16:19:57Z
dc.date.available2018-07-11T16:19:57Z
dc.date.issued2013-08
dc.identifier.citationOsorio, R.R. & Bruguera, J.D. J Sign Process Syst (2013) 72: 119. https://doi.org/10.1007/s11265-012-0718-yes_ES
dc.identifier.issn1939-8018
dc.identifier.issn1939-8115
dc.identifier.urihttp://hdl.handle.net/2183/20900
dc.descriptionThis is a post-peer-review, pre-copyedit version of an article published in Journal of Signal Processing Systems. The final authenticated version is available online at: https://doi.org/10.1007/s11265-012-0718-y.es_ES
dc.description.abstract[Abstract] Video encoding and decoding are computing intensive applications that require high performance processors or dedicated hardware. Video decoding offers a high parallel processing potential that may be exploited. However, a particular task challenges parallelization: entropy decoding. In H.264 and SVC video standards, this task is mainly carried out using arithmetic decoding, an strictly sequential algorithm that achieves results close to the entropy limit. By accelerating arithmetic decoding, the bottleneck is removed and parallel decoding is enabled. Many works have been published on accelerating pure binary encoding and decoding. However, little research has been done into how to integrate binary decoding with context managing and control without losing performance. In this work we propose a FPGA-based architecture that achieves real time decoding for high-definition video by sustaining a 1 bin per cycle throughput. This is accomplished by implementing fast bin decoding; a novel and area efficient context-managing mechanism; and optimized control scheduling.es_ES
dc.description.sponsorshipMinisterio de Ciencia e Innovación; TIN2010-17541es_ES
dc.description.sponsorshipXunta de Galicia, Consellería de Cultura, Educación e Ordenación Universitaria; 2010/6es_ES
dc.description.sponsorshipXunta de Galicia, Consellería de Cultura, Educación e Ordenación Universitaria; 2010/28.es_ES
dc.language.isoenges_ES
dc.publisherSpringer New York LLCes_ES
dc.relation.urihttps://doi.org/10.1007/s11265-012-0718-yes_ES
dc.subjectH.264es_ES
dc.subjectCABACes_ES
dc.subjectFPGAes_ES
dc.subjectArithmetic codeses_ES
dc.subjectVideo codinges_ES
dc.titleHigh-Speed FPGA Architecture for CABAC Decoding Acceleration in H.264/AVC Standardes_ES
dc.typeinfo:eu-repo/semantics/articlees_ES
dc.rights.accessinfo:eu-repo/semantics/openAccesses_ES
UDC.journalTitleJournal of Signal Processing Systemses_ES
UDC.volume72es_ES
UDC.issue2es_ES
UDC.startPage119es_ES
UDC.endPage132es_ES
dc.identifier.doi10.1007/s11265-012-0718-y


Ficheiros no ítem

Thumbnail

Este ítem aparece na(s) seguinte(s) colección(s)

Mostrar o rexistro simple do ítem